

**April 2008** 

## **FDMS3500**

# N-Channel Power Trench $^{\rm @}$ MOSFET 75V, 49A, 14.5m $\Omega$

#### **Features**

- Max  $r_{DS(on)} = 14.5 \text{m}\Omega$  at  $V_{GS} = 10 \text{V}$ ,  $I_D = 11.5 \text{A}$
- Max  $r_{DS(on)} = 16.3 \text{m}\Omega$  at  $V_{GS} = 4.5 \text{V}$ ,  $I_D = 10 \text{A}$
- Advanced Package and Silicon combination for low r<sub>DS(on)</sub>
- MSL1 robust package design
- 100% UIL Tested
- RoHS Compliant



#### **General Description**

This N-Channel MOSFET is produced using Fairchild Semiconductor's advanced Power Trench® process that has been especially tailored to minimize the on-state resistance and yet maintain superior switching performance.

#### **Application**

■ DC - DC Conversion







## MOSFET Maximum Ratings T<sub>A</sub> = 25°C unless otherwise noted

| Symbol                            | Parameter                                    |                       |           | Ratings     | Units |
|-----------------------------------|----------------------------------------------|-----------------------|-----------|-------------|-------|
| $V_{DS}$                          | Drain to Source Voltage                      |                       |           | 75          | V     |
| $V_{GS}$                          | Gate to Source Voltage                       |                       |           | ±20         | V     |
|                                   | Drain Current -Continuous (Package limited)  | T <sub>C</sub> = 25°C |           | 49          |       |
|                                   | -Continuous (Silicon limited)                | T <sub>C</sub> = 25°C |           | 57          | ^     |
| I <sub>D</sub>                    | -Continuous                                  | T <sub>A</sub> = 25°C | (Note 1a) | 9.2         | Α     |
|                                   | -Pulsed                                      |                       |           | 100         |       |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy                |                       | (Note 3)  | 384         | mJ    |
| Б                                 | Power Dissipation                            | T <sub>C</sub> = 25°C |           | 96          | W     |
| $P_{D}$                           | Power Dissipation                            | T <sub>A</sub> = 25°C | (Note 1a) | 2.5         | VV    |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature R | ange                  |           | -55 to +150 | °C    |

#### **Thermal Characteristics**

| F | $R_{	heta JC}$   | Thermal Resistance, Junction to Case      |          | 1.3 | °C/W |
|---|------------------|-------------------------------------------|----------|-----|------|
| F | R <sub>AJA</sub> | Thermal Resistance, Junction to Ambient ( | Note 1a) | 50  | C/VV |

#### **Package Marking and Ordering Information**

| Device Marking | Device   | Package      | Reel Size | Tape Width | Quantity   |
|----------------|----------|--------------|-----------|------------|------------|
| FDMS3500       | FDMS3500 | Power 56 13" |           | 12mm       | 3000 units |

## **Electrical Characteristics** $T_J = 25^{\circ}C$ unless otherwise noted

| Symbol                                 | Parameter                                    | Test Conditions                        | Min | Тур | Max  | Units |
|----------------------------------------|----------------------------------------------|----------------------------------------|-----|-----|------|-------|
| Off Chara                              | octeristics                                  |                                        |     |     |      |       |
| $BV_{DSS}$                             | Drain to Source Breakdown Voltage            | $I_D = 250 \mu A, V_{GS} = 0 V$        | 75  |     |      | V     |
| $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature<br>Coefficient | $I_D = 250 \mu A$ , referenced to 25°C |     | 71  |      | mV/°C |
| I <sub>DSS</sub>                       | Zero Gate Voltage Drain Current              | $V_{GS} = 0V, V_{DS} = 60V,$           |     |     | 1    | μΑ    |
| I <sub>GSS</sub>                       | Gate to Source Leakage Current               | $V_{GS} = \pm 20V, V_{DS} = 0V$        |     |     | ±100 | nA    |

#### On Characteristics

| $V_{GS(th)}$                           | Gate to Source Threshold Voltage                            | $V_{GS} = V_{DS}, I_D = 250 \mu A$              | 1.0 | 1.8  | 3.0  | V     |
|----------------------------------------|-------------------------------------------------------------|-------------------------------------------------|-----|------|------|-------|
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | I <sub>D</sub> = 250μA, referenced to 25°C      |     | -6.8 |      | mV/°C |
|                                        |                                                             | $V_{GS} = 10V, I_D = 11.5A$                     |     | 11.1 | 14.5 |       |
| r <sub>DS(on)</sub>                    | Static Drain to Source On Resistance                        | $V_{GS} = 4.5V, I_D = 10A$                      |     | 12.8 | 16.3 | mΩ    |
|                                        |                                                             | $V_{GS} = 10V, I_D = 11.5A, T_J = 125^{\circ}C$ |     | 17.6 | 23.0 |       |
| g <sub>FS</sub>                        | Forward Transconductance                                    | $V_{DD} = 5V, I_{D} = 11.5A$                    |     | 56   |      | S     |

### **Dynamic Characteristics**

| C <sub>iss</sub> | Input Capacitance            | V 40V V 0V                              | 3580 | 4765 | pF |
|------------------|------------------------------|-----------------------------------------|------|------|----|
| C <sub>oss</sub> | Output Capacitance           | $V_{DS} = 40V, V_{GS} = 0V,$ $f = 1MHz$ | 225  | 300  | pF |
| C <sub>rss</sub> | Reverse Transfer Capacitance | 1 - 11/11/2                             | 120  | 175  | pF |
| $R_g$            | Gate Resistance              | f = 1MHz                                | 1.2  |      | Ω  |

## **Switching Characteristics**

| t <sub>d(on)</sub>  | Turn-On Delay Time            |                              |                                                |  | 16   | 29 | ns |
|---------------------|-------------------------------|------------------------------|------------------------------------------------|--|------|----|----|
| t <sub>r</sub>      | Rise Time                     | $V_{DD} = 40V, I_D = 11$     | V <sub>DD</sub> = 40V, I <sub>D</sub> = 11.5A, |  | 9    | 18 | ns |
| t <sub>d(off)</sub> | Turn-Off Delay Time           | $V_{GS} = 10V, R_{GEN}$      | = 6Ω                                           |  | 48   | 77 | ns |
| t <sub>f</sub>      | Fall Time                     |                              |                                                |  | 6    | 11 | ns |
| $Q_g$               | Total Gate Charge             | V <sub>GS</sub> = 0V to 10V  |                                                |  | 65   | 91 | nC |
| Qg                  | Total Gate Charge             | $V_{GS} = 0V \text{ to } 5V$ | $V_{DD} = 40V$ ,                               |  | 34   | 48 | nC |
| Q <sub>gs</sub>     | Gate to Source Charge         |                              | $I_D = 11.5A$                                  |  | 9.9  |    | nC |
| Q <sub>gd</sub>     | Gate to Drain "Miller" Charge |                              |                                                |  | 11.6 |    | nC |

#### **Drain-Source Diode Characteristics**

| V <sub>SD</sub> Source to Drain Diode Forward Voltage | $V_{GS} = 0V, I_S = 11.5A$ (Note      | 2)                                        | 0.8 | 1.3 | V   |    |
|-------------------------------------------------------|---------------------------------------|-------------------------------------------|-----|-----|-----|----|
| V <sub>SD</sub>                                       | Source to Drain Diode Forward Voltage | $V_{GS} = 0V$ , $I_S = 2.1A$ (Note        | 2)  | 0.7 | 1.2 | V  |
| t <sub>rr</sub>                                       | Reverse Recovery Time                 | - I <sub>E</sub> = 11.5A, di/dt = 100A/μs |     | 38  | 60  | ns |
| Q <sub>rr</sub>                                       | Reverse Recovery Charge               | I <sub>F</sub> = 11.5A, αι/αι = 100A/μS   |     | 45  | 72  | nC |

#### NOTES

<sup>1.</sup> R<sub>0,1A</sub> is determined with the device mounted on a 1in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material. R<sub>0,1C</sub> is guaranteed by design while R<sub>0,CA</sub> is determined by the user's board design.



a.  $50^{\circ}$ C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper.



b. 125°C/W when mounted on a minimum pad of 2 oz copper.

<sup>2.</sup> Pulse Test: Pulse Width < 300μs, Duty cycle < 2.0%.

<sup>3.</sup> Starting  $T_J$  = 25°C, L = 3mH,  $I_{AS}$  = 16A,  $V_{DD}$  = 75V,  $V_{GS}$  = 10V

## Typical Characteristics T<sub>J</sub> = 25°C unless otherwise noted



Figure 1. On-Region Characteristics



Figure 3. Normalized On-Resistance vs Junction Temperature



Figure 5. Transfer Characteristics



Figure 2. Normalized On-Resistance vs Drain Current and Gate Voltage



Figure 4. On-Resistance vs Gate to Source Voltage



Figure 6. Source to Drain Diode Forward Voltage vs Source Current

## Typical Characteristics $T_J = 25^{\circ}C$ unless otherwise noted



Figure 7. Gate Charge Characteristics



Figure 9. Unclamped Inductive Switching Capability



Figure 11. Forward Bias Safe Operating Area



Figure 8. Capacitance vs Drain to Source Voltage



Figure 10. Maximum Continuous Drain Current vs Case Temperature



Figure 12. Single Pulse Maximum Power Dissipation

## **Typical Characteristics** $T_J = 25$ °C unless otherwise noted



Figure 13. Transient Thermal Response Curve

## **Dimensional Outline and Pad Layout**









- NOTES: UNLESS OTHERWISE SPECIFIED

  A) ALL DIMENSIONS ARE IN MILLIMETERS.
  - B)

  - NO JEDEC REFERENCE AS OF FEBRUARY 2006 DIMENSIONING AND TOLERANCING PER ASME Y14.5M 1994

PQFN08AREVA





#### **TRADEMARKS**

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidianries, and is not intended to be an exhaustive list of all such trademarks.

**ACEx®** FPS™ PDP-SPM™ Build it Now™ F-PFS™ Power-SPM™ PowerTrench® CorePLUS™ FRFFT® CorePOWER™ Global Power Resource<sup>SM</sup> QFET® CROSSVOLT™ Green FPS™  $\mathsf{Q}\mathsf{S}^{\mathsf{TM}}$ Green FPS™ e-Series™ CTL™  $\mathsf{GTO^{\mathsf{TM}}}$ Quiet Series™ Current Transfer Logic™ EcoSPARK<sup>®</sup> IntelliMAX™ EfficentMax™ ISOPLANAR™ EZSWITCH™ \* MegaBuck™ SmartMax™ MICROCOUPLER™ MicroFET™ SPM<sup>®</sup> MicroPak™ STEALTH™ airchild® MillerDrive™ SuperFET™

Fairchild Semiconductor® MotionMax™ FACT Quiet Series™ Motion-SPM™ FACT<sup>®</sup> OPTOLOGIC®  $\mathsf{FAST}^{\mathbb{R}}$ OPTOPLANAR® FastvCore™ FlashWriter® \*

Programmable Active Droop™

RapidConfigure™ Saving our world 1mW at a time™

SMART START™

SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SuperMOS™

SYSTEM ®

The Power Franchise®

p wer TinvBoost™ TinyBuck™  $\mathsf{TinyLogic}^{\circledR}$ TINYOPTO™ TinyPower™ TinvPWM™ TinyWire™ µSerDes™

**UHC**® Ultra FRFET™

UniFET™ **VCX**<sup>TM</sup> VisualMax™

\* EZSWITCH™ and FlashWriter® are trademarks of System General Corporation, used under license by Fairchild Semiconductor.

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification                   | Product Status    | Definition                                                                                                                                                                                               |
|--------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information Formative or In Design |                   | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary First Production               |                   | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed                   | Full Production   | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                                   | Not In Production | This datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |

Rev. I34